# Digital Logic Design (EL-1005)

LABORATORY MANUAL SPRING 2024



# **LAB 13**

# **Latches and Flip-Flops**

**Instructor: Engr. Misbah Malik** 

|              | MARKS AWARDED: /02         |
|--------------|----------------------------|
|              | FACULTY'S SIGNATURE & DATE |
|              |                            |
| STUDENT NAME | ROLL NO SEC                |

# Lab Session 13: Latches and Flip-Flops

#### **OBJECTIVES:**

- Design SR Latch, D Latch and verify their functional characteristics
- Explain the difference between Sequential and Combinational logic Define 'Set', 'Reset', 'Preset' and 'Clear' concepts.
- Design D Flip-Flop, JK Flip Flop and verify their functional characteristics
- Define 'Set', 'Reset', 'Preset' and 'Clear' concepts in Flip-Flops

APPARATUS: Logic trainer, Logic probe

**COMPONENTS:** ICs 74LS02, 74LS04, 74LS08, 74LS74, 74LS73.

#### THEORY:

#### **Combinational Logic Circuit**

- a) In combinational logic circuit the output of the logic circuit depends only on the present input combinations
- b) No matter the inputs are changed in any order, the outputs will remain the same for a particular input combination.

#### Sequential Logic Circuit

- a) In sequential logic the output depends not only on the present input combinations but also on the past state of the output.
- b) The output depends on the sequence in which the inputs are changed.
- c) This implies that a sequential logic circuit has some kind of memory.

#### **LATCH & FLIP-FLOP**

In digital circuits, a *flip-flop* is a term referring to an electronic circuit (a bistable multivibrator) that has two stable states 0 and 1. A flip-flop is a memory device and thus will store a value while power remains in the circuit. Storage elements that operate with signal levels (rather than signal transitions) are referred to as latches; those controlled by a clock transition are flip-flops. Latches are said to be level sensitive devices; flip-flops are edge-sensitive devices. Both are the simplest examples of *sequential systems*.

## 1. SR Latch Using NOR Gate

A bistable multivibrator has two stable states, as indicated by the prefix 'bi' in its name. Typically, one state is referred to as *set* and the other as *reset*. The simplest bistable device, therefore, is known as a *set-rest*, or *S-R Latch*.

To create an SR Latch, we can wire two NOR Gates in such a way that the output of one feedback to the input of the another, and vice versa. Consider the figures below for SR Latch circuit diagram as well as Pin Configuration of IC 74LS02.



Figure. IC 74LS02 Pin Configuration



Figure. SR Latch Logic Diagram

#### **Function Table of SR Latch**

| Inputs |   | Out | puts |          |
|--------|---|-----|------|----------|
| S      | R | Q   | Q'   | Comments |
| 0      | 0 |     |      |          |
| 0      | 1 | 0   | 1    |          |
| 1      | 0 | 1   | 0    |          |
| 1      | 1 | 1   | 1    |          |

#### 2. D Latch

This latch is known as data latch. It has a data input (D) and enable input (E). It will not respond to a signal input if the enable input is 0. When the enable input is 1, however, Q output follows the D input. This latch has no "invalid" or "illegal" state. Q and Q' are always opposite of one another



Figure. D Latch Logic Diagram



Figure. Graphic symbol (a) SR Latch (b) D Latch

#### **Function Table of D Latch**

|   | Inputs |   |   | Out | puts | Comments |  |
|---|--------|---|---|-----|------|----------|--|
| S | R      | E | D | Q   | Q'   |          |  |
|   |        | 0 | 0 |     |      |          |  |
|   |        | 0 | 1 |     |      |          |  |
|   |        | 1 | 0 | 0   | 1    |          |  |
|   |        | 1 | 1 | 1   | 0    |          |  |

## Flip-Flop

In digital circuits, a *flip-flop* is a term referring to an electronic circuit (a bistable multivibrator) that has two stable states 0 and 1. A flip-flop is a memory device and thus will store a value while power remains in the circuit. Storage elements that operate with signal levels (rather than signal transitions) are referred to as latches; those controlled by a clock transition are flip-flops. Latches are said to be level sensitive devices; flip-flops are edge-sensitive devices. Both are the simplest examples if *sequential systems*.

#### Symbol for Flip-Flop

A general type of symbol used for a SR flip-flop is shown in Figure.1. It has two outputs labeled Q & Q' which are the inverse of each other. The Q output is called the **normal output** and Q' is the **inverted output**. If we say that the flip-flop is in the High-state, we mean that Q = 1 & if we say that a flip-flop is in Low-state we mean that Q = 0 of course, the Q' state will always be the inverse of Q. The high state i.e., Q = 1 & Q' = 0 of a Flip – flop is also known as **SET** state. The low state i.e., Q = 0 & Q' = 1 is then called **RESET** state. The reset state is also called the clear state.



Figure.1 Symbol for SR Flip-Flop

### 1. Edge Triggered D Flip-Flop

The D flip-flop is widely used. It is also known as a "data" or "delay" flip-flop. The D flip-flop captures the value of the D-input at a definite portion of the clock cycle (such as the rising edge of the clock). That captured value becomes the Q output. At other times, the output Q does not change. We will use IC 74LS74 to observe the operation of D flip-flop. It 'Preset' and 'Clear' inputs to directly set and reset flip- flop.



Figure. IC 74LS74 Pin Configuration

Figure. Graphic symbol D flip-flop

#### **Function Table of D Flip-Flop**

|   | Inputs |        |       | Out | outs | _        |
|---|--------|--------|-------|-----|------|----------|
| D | CLK    | Preset | Clear | Q   | Q'   | Comments |
|   |        |        |       |     |      |          |
|   |        |        |       |     |      |          |
|   |        |        |       |     |      |          |
|   |        |        |       |     |      |          |

## 2. JK Flip-Flop

The JK type flip-flop consists of two data inputs: J and K, and one clock input. There are again two outputs Q and Q' (where Q' is the reverse of Q).



Figure. Graphic symbol JK Flip-Flop

# 

Figure. JK Flip-Flop Truth Table

# **Dual JK Flip Flop 74LS73**



Figure. IC 74LS73 Pin Configuration

| CLR | CLK | J | K | Q                      | Q |
|-----|-----|---|---|------------------------|---|
| L   | X   | X | X | L                      | Н |
| Н   | Ł   | L | Н | L                      | Н |
| Н   | Ł   | Н | L | Н                      | L |
| Н   | Ł   | L | L | Retains previous state |   |
| Н   | Ł   | Н | Н | Toggle                 |   |

Figure. Dual JK Flip-Flop Truth Table

## **LAB TASKS**

| Name                                                       | Student ID | Section |
|------------------------------------------------------------|------------|---------|
| Exercise # 1 Implement SR Latch by using logic gates on Lo | gic Works  |         |
| Exercise # 2 Implement D Latch by using logic gates on Log | gic Works. |         |
| Exercise # 3 Implement JK Flip Flop on Logic Works.        |            |         |
| Exercise # 4                                               |            |         |

Implement D Flip Flop on Logic Works.